APP下载
机会在手,求职信息实时掌握
    Alternate Text
    APP下载
    Alternate Text
    微信公众号
    Alternate Text
    小程序
当前位置:首页 > 校园招聘 > 台积电(南京)有限公司
台积电(南京)有限公司
报名结束

关注:32662次

学校:

时间:

场馆:

地点:

招聘会详情

台积电2022届招聘简章

工作地点:南京

台积电介绍

台积公司成立于1987年,全球专业集成电路制造领域龙头,全球利润率排名第一。拥有281种制程技术,为510个客户生产1万1617种不同产品,拥有52%市场占有率。世界首家提供现今最先进的5奈米制程技术,全世界最大的专业集成电路制造服务公司。

台积电(南京)

台积电(南京)有限公司成立于2016年,位于南京浦口经济开发区,是台积电独资设立的子公司,生产12英寸晶圆,同时成立南京设计服务中心,以最先进的芯片设计技术服务客户。

台积电南京创造了台积很多新的里程碑,包含建厂速度最快、量产最快、获利最快。

校园招聘流程安排:

招募流程:网申→笔试→ (线上+线下)面试→录用通知→加入台积

网申时间:2022/2/17~4/30

投递链接:http://2022.yingjiesheng.com/tsmc/jobs.html

职位列表 (所有岗位应届/往届生均可投递)

职位专业要求学历
设备工程师理工科专业本科/硕士
制程工程师材料、电子、化学、物理、光学等硕士
制程整合工程师微电子硕士
ic设计工程师微电子、电子科学与技术、计算机科学等硕士
智能制造工程师工业工程、制造、工业管理、信息系统、机械与自动化工程硕士

晶彩台积:对台积人而言,生活的丰富和专业的成就同等重要;从食衣住行的满足到精神层面的提升,台积人在台积获得充分的照顾。

这里拥有:

完善的保险制度:我们除依法为员工缴纳五险一金外,更为员工规划了团体商业保险福利,以增加员工整体之保障。

弹性的假期制度:台积电提供优于劳动法的特别休假制度,员工到职满三个月即可享有,加上弹性的休假制度,方便员工于一年中排定假期。我们并依法给予各种假别,当同仁有请假需求时,能够更无后顾之忧。

贴心的工作环境:我们体贴并照顾同仁的工作及生活所需,在医、食、住、行、乐领域提供全方位的服务与设施,使同仁能轻松兼顾工作与生活。

这里更有:

完善的餐饮及健身设施,贴心关怀的驻厂门诊、按摩及全天候的护理协助,免费年度健康检查服务,温馨舒适、设施完善的宿舍,多条线路的交通班车贯通供员工免费搭乘,环保典范的工作环境是台积人享有的安心福利。

欢迎志同道合的您加入台积电,一同释放全世界的创新!

申请职位

1、设备工程师

【职责范围】

1.负责薄膜、黄光、蚀刻、离子扩散、机械研磨等设备机台的维护及效能精进。

2.处理高科技设备故障。

3.提高设备效率。

4.计划和执行分析或缺陷检测项目。

5.与跨职能工程师或供应商沟通。

【职位要求】

1.本科/硕士学历。电子、电气、机械及自动化相关专业。

2.无需经验(有设备维护或改进经验者优先)。

3.具备基本的机械相关知识。有半导体工艺知识者优先。

4.良好的解决问题能力,沟通能力,团队精神,积极的学习态度,英语能力强。

2、制程工程师

【职责范围】

1.在线问题处理:解决在线制程问题,确保流程的顺畅,协助新制程导入与技术转移,解决工艺异常及减少工艺缺陷,产品良率。

2.计划并执行改进制程良率与降低制造成本的项目,提升及改善工艺能力。

3.与器件,整合,良率提升,制程整合,制造部等多部门跨部门合作。

【职位要求】

1.良好的解决问题能力,沟通能力,团队精神,积极的学习态度,英语能力强。

2.具有良好的开放式沟通能力,能够在跨职能团队中工作,包括内部和外部合作伙伴。

3.英语流利。

4.较强的统计过程控制(spc)和/或实验设计(doe)原理知识。

5.需要基于基础而非经验模型的强大的技术问题解决和分析能力。

6.动手参与和强烈的主人翁精神。

7.可以适应fab内的工作环境,接受小夜班。

3、制程整合工程师

【职责范围】

1.确保芯片的质量、持续提升良率,提供给客户具有竞争力且高质量的芯片,让电子产品不但先进且效能稳定;

2.制程整合工程师为半导体制造中的重要协调者,需要与客户沟通了解客制化的芯片应用需求,再将讯息带回厂内,与各工程单位合作,提升产品的良率与质量;

3.良率精进工程师监控芯片的良率与缺陷,使用量测机台监测芯片的缺陷,找出可能的问题,再与制程解决问题。

【职位要求】

1.微电子等相关领域知识的硕士优秀应征者;

2.有较好的半导体组件物理与电性知识/英文与沟通能力/领导与问题解决能力;

3.可将程序语言作为良率改善工具。

4、ic设计工程师 (具体设计岗位如下)

4.1sram design engineer(静态随机存储器设计工程师)

【职责范围】

1.develop sram/rom compilers and customized macros.

2.develop sram/rom characterization flow and deliver design kits.

3.develop memory compiler tiling code.

【职位要求】

1.candidate must have a ms degree or above in electrical or computer engineering

2.knowledge on transistor level circuit design and layout design.

3.experience in spice simulation or fast spice simulation.

4.familiarity with verilog and synopsys .lib.

5.ability in scripting language, such as perl/python/shell/tcl

4.2 digital circuit design engineer(数字电路设计工程师)

【职责范围】

1.develop advanced standard cell and gpio libraries on advanced process technologies (6nm, 7nm, 12/16nm, 22/28nm, etc.)

2.take challenging tasks from circuit design to soc design to achieve world-class ppa performance (high-performance, low-power, and area-effective)

【职位要求】

1.good knowledge of circuits design. experience in digital circuit or analog design is preferred.

2.experience in cadence/synopsys/mentor eda tools and linux/unix environment is preferred

3.cad and script capability such as python/perl/shell is preferred.

4.solid understanding of device scaling challenges and circuit-process technology interactions applicable for advanced finfet nodes is a plus.

5.experience in reliability (em, high-temperature aging effects, etc.) is a plus

6.self-motivated and hard work.

4.3ic frontend design engineer(芯片前端设计工程师)

【职责范围】

1.rtl synthesis, sdc/upf verification, low power design implementation for advanced technology chips.

2.design flow/methodology development and innovation for front-end design challenges.

3.be responsible for rtl verification, synthesis, low power design, and sta/timing closure works for customer’s projects and internal system test chips.

【职位要求】

1.ms or above in ee, cs related fields. experience in digital ic design flow (from synthesis, dft, mbist, formality, sta), rtl design, rtl verification is plus.

2.new graduate or 3+ years working experience.

3.familiar with ee cad tool such as design compiler, dft complier, mbist, n-lint, verdi, verilog tools/flows.

4.familiar with tcl/perl/python program.

4.4ic physical design engineer(芯片物理设计工程师)

【职责范围】

1.physical implementation of advanced technology chips.

design methodology development and innovation for advanced technology challenges.

2.be responsible for 22/16/12/10/7/5nm chip implementation for customer’s projects or internal system test chips.

3.be responsible for advanced node ppa benchmark, and solution development.

4.eda tool new features enablement.

5.customer onsite/offsite supports will be required on demand.

【职位要求】

1.ms or above in ee, cs related fields. experience in apr, physical verification, chip implementation, or cad development is plus.

2.new graduate or 3+ years working experience in chip physical implementation.

familiar with synopsys/cadence apr tools/flows.

3.familiar with tcl/perl/python programming.

4.experience with tsmc advanced technology is plus.

5.proven record in production tape-outs is plus.

4.5ic cad and methodology engineer(芯片计算机辅助设计暨设计方法论工程师)

【职责范围】

1.develop chip implementation infrastructure, include but not limited to general design flow automation, design collateral/environment/data management, computing resource allocation/analysis/monitoring, and design diagnosis solutions development.

2.develop chip implementation methodology algorithms to improve productivity and design ppa by machine learning and/or expert system programming.

3.develop chip implementation environment regression automation and code review system to improve source code quality and readability.

【职位要求】

1.ms degree or above in ee, cs related fields.

2.proactive, self-motivated, and willing to take challenges

3.familiar with python3 or c/c++ programming languages

4.familiar with linux environment and operations

recommended requirements (plus):

1.familiar withsoftware engineering or electronic design automation algorithms

2.familiar with perl, tcl/tk programming languages

3.familiar with sql, php, javascript, html/ccs webpage development

4.experienced in vlsi design flow and apr tool usage

5.familiar with data visualization, data mining or machine learning algorithms

6.paper publication records

4.6ic signoff engineer(芯片签核工程师)

【职责范围】

1.responsible for checking the advanced chip function before fabrication. given the verification, the chip can exhibit expecting high performance after fabrication.

2.reliable flow setting, identify violation root cause, and provide the fixing strategy to achieve high quality chips.

3.professional at one domain of blow knowledge at least. signoff team not only executes the advanced signoff skill, but also push the boundary of flow to reach higher quality and productivity.

a.sta (static timing analysis): using commercial timing signoff eda tool combining advanced on-chip timing analysis method (ocv) to achieve timing closure before tape-out.

b.ir analysis: define the reasonable ir drop spec, and explore the opportunity to realize the function with sufficient voltage support and reasonable power consumption.

c.pv (physical verification): verify and achieve the chip without drc (design rule check) and lvs (layout versus schematic). with the verification, the following fabrication can minimize the defect and reach high yield performance.

【职位要求】

1.ms degree or above in ee, cs, physics or related domains. experience in digital ic design flow, especially signoff, is a plus

2.innovative, persistence and flexible personality.

3.for frequent cross team cooperation and customer support, excellent communication/presentation skill

recommended requirements (plus):

1.excellent english skill, cet6

2.software skill, ex: tcl, python

4.7 layout engineer(ip版图设计工程师)

【职责范围】

1.full layout design for standard cell/io/sram ips in advanced process nodes

2.work on the physical verification (drc/lvs/antenna ...)

3.work on test chip layout design and verification

4.close cooperation with designers on ppa optimization

【职位要求】

1.at least bs degree of microelectronics or physics.

2.excellent graduate or at least 1 years' related working experience

3.familiar with layout design and verification tools (virtuoso, laker, calibre)

4.familiar with design rule and layout effect in advanced process.

5.excellent skills of communication and teamwork are also expected.

6.programming experience (perl/tcl skill) will be a plus.

7.experience in advanced process (n16 and beyond) will be a plus.

4.8 drc/lvs development engineer(drc/lvs开发工程师)

【职责范围】

1.work closely with process rd team to develop drc/lvs for design readiness.

2.provide customer support to world-wide leading design house.

3.initial more innovation to continue optimize development efficiency.

4.work closely with various departments (physical design/integration/device rd/product/esd) on their design requirements.

5.work closely with eda partner for tool qualification and methodology enhance.

【职位要求】

1.good knowledge of semiconductor feol/beol process and chip design concepts. solid understanding of device physics, layout design is a plus.

2.knowledge of eda partner (mentor, synopsys, cadence, etc.) tools suite is a plus. especially laker /virtuoso /calibre.

3.scripting and programming experience using several of the following: perl, python, c, c++, tcl, skill.

4.ability to work across teams to drive a solution, problem solver and self-motivated.

5.the ideal candidate will have experience in drc/lvs development.

6.ms or above in ee, cs related fields.

5、智能制造工程师

【职责范围】

1.创造晶圆产出最大化,满足客户交期,为公司带来营收。

2.掌握生产流程,藉由良好且精准派工提升机台生产效率,带领技术员团队确保制造流程顺畅运行并达成每日的产能目标。

【职位要求】

1.工业工程、制造工程、资讯工程、商管统计知识

2.运用大数据分析、机器学习优化生产排程

学校:

时间:

场馆:

地点:

推荐:更多招聘会资讯请关注官方微信公众号
注:本站稿件未经许可不得转载,转载请保留出处及源文件地址。
版权与免责声明

【1】凡本网注明"来源:益阳人才网"的所有文字、图片和音视频稿件,版权均属于益阳人才网,转载请必须注明益阳人才网,违反者本网将追究相关法律责任。

【2】本网转载并注明自其它来源的作品,是本着为求职者传递更多信息之目的,并不代表本网赞同其观点或证实其内容的真实性,不承担此类作品侵权行为的直接责任及连带责任。其他媒体、网站或个人从本网转载时,必须保留本网注明的作品来源,并自负版权等法律责任。

【3】如涉及作品内容、版权等问题,请在作品发表之日起一周内与本网联系。